

#### **APPLICATION NOTE**

# **TEMPCO and VDDC\_LV Power Reduction Optimization (PRO)**

Ultra-Low Power Apollo4 Plus SoC Family A-SOCA4P-ANGA01EN v1.0



#### **Legal Information and Disclaimers**

AMBIQ MICRO INTENDS FOR THE CONTENT CONTAINED IN THE DOCUMENT TO BE ACCURATE AND RELIABLE. THIS CONTENT MAY, HOWEVER, CONTAIN TECHNICAL INACCURACIES, TYPOGRAPHICAL ERRORS OR OTHER MISTAKES. AMBIQ MICRO MAY MAKE CORRECTIONS OR OTHER CHANGES TO THIS CONTENT AT ANY TIME. AMBIQ MICRO AND ITS SUPPLIERS RESERVE THE RIGHT TO MAKE CORRECTIONS, MODIFICATIONS, ENHANCEMENTS, IMPROVEMENTS AND OTHER CHANGES TO ITS PRODUCTS, PROGRAMS AND SERVICES AT ANY TIME OR TO DISCONTINUE ANY PRODUCTS, PROGRAMS, OR SERVICES WITHOUT NOTICE.

THE CONTENT IN THIS DOCUMENT IS PROVIDED "AS IS". AMBIQ MICRO AND ITS RESPECTIVE SUPPLIERS MAKE NO REPRESENTATIONS ABOUT THE SUITABILITY OF THIS CONTENT FOR ANY PURPOSE AND DISCLAIM ALL WARRANTIES AND CONDITIONS WITH REGARD TO THIS CONTENT, INCLUDING BUT NOT LIMITED TO, ALL IMPLIED WARRANTIES AND CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, TITLE AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHT.

AMBIQ MICRO DOES NOT WARRANT OR REPRESENT THAT ANY LICENSE, EITHER EXPRESS OR IMPLIED, IS GRANTED UNDER ANY PATENT RIGHT, COPYRIGHT, MASK WORK RIGHT, OR OTHER INTELLECTUAL PROPERTY RIGHT OF AMBIQ MICRO COVERING OR RELATING TO THIS CONTENT OR ANY COMBINATION, MACHINE, OR PROCESS TO WHICH THIS CONTENT RELATE OR WITH WHICH THIS CONTENT MAY BE USED.

USE OF THE INFORMATION IN THIS DOCUMENT MAY REQUIRE A LICENSE FROM A THIRD PARTY UNDER THE PATENTS OR OTHER INTELLECTUAL PROPERTY OF THAT THIRD PARTY, OR A LICENSE FROM AMBIQ MICRO UNDER THE PATENTS OR OTHER INTELLECTUAL PROPERTY OF AMBIQ MICRO.

INFORMATION IN THIS DOCUMENT IS PROVIDED SOLELY TO ENABLE SYSTEM AND SOFTWARE IMPLEMENTERS TO USE AMBIQ MICRO PRODUCTS. THERE ARE NO EXPRESS OR IMPLIED COPYRIGHT LICENSES GRANTED HEREUNDER TO DESIGN OR FABRICATE ANY INTEGRATED CIRCUITS OR INTEGRATED CIRCUITS BASED ON THE INFORMATION IN THIS DOCUMENT. AMBIQ MICRO RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN. AMBIQ MICRO MAKES NO WARRANTY, REPRESENTATION OR GUARANTEE REGARDING THE SUITABILITY OF ITS PRODUCTS FOR ANY PARTICULAR PURPOSE, NOR DOES AMBIO MICRO ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT, AND SPECIFICALLY DISCLAIMS ANY AND ALL LIABILITY, INCLUDING WITHOUT LIMITATION CONSEQUENTIAL OR INCIDENTAL DAMAGES. "TYPICAL" PARAMETERS WHICH MAY BE PROVIDED IN AMBIQ MICRO DATA SHEETS AND/OR SPECIFICATIONS CAN AND DO VARY IN DIFFERENT APPLICATIONS AND ACTUAL PERFORMANCE MAY VARY OVER TIME. ALL OPERATING PARAMETERS, INCLUDING "TYPICALS" MUST BE VALIDATED FOR EACH CUSTOMER APPLICATION BY CUSTOMER'S TECHNICAL EXPERTS. AMBIQ MICRO DOES NOT CONVEY ANY LICENSE UNDER NEITHER ITS PATENT RIGHTS NOR THE RIGHTS OF OTHERS. AMBIQ MICRO PRODUCTS ARE NOT DESIGNED, INTENDED, OR AUTHORIZED FOR USE AS COMPONENTS IN SYSTEMS INTENDED FOR SURGICAL IMPLANT INTO THE BODY, OR OTHER APPLICATIONS INTENDED TO SUPPORT OR SUSTAIN LIFE, OR FOR ANY OTHER APPLICATION IN WHICH THE FAILURE OF THE AMBIQ MICRO PRODUCT COULD CREATE A SITUATION WHERE PERSONAL INJURY OR DEATH MAY OCCUR. SHOULD BUYER PURCHASE OR USE AMBIO MICRO PRODUCTS FOR ANY SUCH UNINTENDED OR UNAUTHORIZED APPLICATION, BUYER SHALL INDEMNIFY AND HOLD AMBIQ MICRO AND ITS OFFICERS, EMPLOYEES, SUBSIDIARIES, AFFILIATES, AND DISTRIBUTORS HARMLESS AGAINST ALL CLAIMS, COSTS, DAMAGES, AND EXPENSES, AND REASONABLE ATTORNEY FEES ARISING OUT OF, DIRECTLY OR INDIRECTLY, ANY CLAIM OF PERSONAL INJURY OR DEATH ASSOCIATED WITH SUCH UNINTENDED OR UNAUTHORIZED USE, EVEN IF SUCH CLAIM ALLEGES THAT AMBIO MICRO WAS NEGLIGENT REGARDING THE DESIGN OR MANUFACTURE OF THE PART.

# **Revision History**

| Revision | Date             | Description      |
|----------|------------------|------------------|
| 1.0      | December 7, 2022 | Initial Release. |

## **Reference Documents**

| Document ID | Description                 |
|-------------|-----------------------------|
| DS-A4P-x    | Apollo4 Plus Datasheet      |
| DS-A4BP-x   | Apollo4 Blue Plus Datasheet |

## **Table of Contents**

| 1. Introduction                      | . 7 |
|--------------------------------------|-----|
| 2. TEMPCO and VDDC_LV PRO Overview   | . 8 |
| 3. TEMPCO and VDDC_LV PRO in the HAL | 11  |
| 4. TEMPCO and VDDC_LV PRO Algorithm  | 13  |

#### **List of Tables**

| Table 2-1 Current Consumption in Active and | Sleep Modes | 10 |
|---------------------------------------------|-------------|----|
|---------------------------------------------|-------------|----|

# List of Figures

| Figure 2-1 Voltage after Compression at 1.71V | 8 |
|-----------------------------------------------|---|
| Figure 2-2 Voltage after Compression at 1.80V | 9 |
| Figure 2-3 Voltage after Compression at 2.20V | 9 |



# Introduction

The Apollo4 Plus Family of SoCs is, at their core, low power devices. To maintain lowest power across the operating temperature range, Ambiq provides temperature-based voltage adjustments to the core and memory power rails to reduce power consumption. This application note describes how the voltage compensation over temperature is handled in software and how a user should implement this algorithm in their application.

List of Apollo4 Plus Family SoCs:

- AMAP42KP-KBR
- AMA4B2KP-KBR
- AMA4B2KP-KXR

# SECTION

# TEMPCO and VDDC\_LV PRO Overview

The temperature compensation (TEMPCO) and power reduction optimizations take advantage of the on-chip temperature sensor coupled with a look-up table of voltage trim adjustments to operate at the lowest possible voltage. The ability of an Apollo4 Plus SoC to work properly with lower voltages at higher temperatures enables the device to maintain consistently low power from -20°C to +60°C by modifying certain internal voltages with respect to the on-chip measured temperature.

The following charts show the voltage after applying the temperature compensation algorithm over temperature.

The MRAM is located at the following position, as seen from the top side of the IC:



Figure 2-1: Voltage after Compression at 1.71V





Figure 2-3: Voltage after Compression at 2.20V



The following table shows the expected current draw at 25°C (see footnote 2 in Table 2-1 on page 10) with and without temperature compensation and VDDC power optimization applied. This chart can also be found in the Apollo4 Plus family datasheets.

| Symbol                                      | Parameter                              | Test Conditions                                                                                                  | VDD<br>(V) | Min | TYP<br>(Without<br>PRO) <sup>1</sup> | Typ (with<br>PRO) <sup>1</sup> | Max | Unit       |
|---------------------------------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------|------------|-----|--------------------------------------|--------------------------------|-----|------------|
| I <sub>RUNLPFB</sub> <sup>1,2,3,4,5</sup> C | Coremark run<br>current                | Executed from internal NVM,<br>cache enabled, buck<br>enabled, 128 kB TCM,<br>HFRC=96 MHz                        | 1.9        | -   | 17.2                                 | 15.4                           | -   | μA/<br>MHz |
|                                             |                                        |                                                                                                                  | 3.3        | -   | 9.9                                  | 8.9                            | -   |            |
| I <sub>RUNHPFB</sub> <sup>1,2,3,4,5</sup>   | Coremark run<br>current                | Executed from internal NVM,<br>cache enabled, buck<br>enabled, 128 kB TCM,<br>HFRC=192 MHz                       | 1.9        | -   | 21.3                                 | 20.8                           | -   | μA/<br>MHz |
|                                             |                                        |                                                                                                                  | 3.3        | -   | 12.3                                 | 11.9                           | -   |            |
| I,2,3,4,5<br>IRUNWLPFB                      | While loop<br>run current              | Executed from internal NVM,<br>cache enabled, buck<br>enabled, 8 kB TCM                                          | 1.9        | -   | 8.6                                  | 7.2                            | -   | μA/<br>MHz |
|                                             |                                        |                                                                                                                  | 3.3        | -   | 5.0                                  | 4.1                            | -   |            |
|                                             | System Sleep<br>mode 2 cur-<br>rent    | WFI instruction with<br>SLEEP=1, clocks gated, oscil-<br>lators on buck converters<br>enabled, 8 kB TCM retained | 1.9        | -   | 180                                  | 180                            | -   | μΑ         |
| I <sub>SS2</sub> <sup>1,2,3,4,5</sup>       |                                        |                                                                                                                  | 3.3        | -   | 103.6                                | 103.6                          | -   |            |
| I <sub>SDS2-8RET</sub> <sup>1,3,4,5</sup>   | System Deep<br>Sleep mode 2<br>current | WFI instruction with SLEEP-<br>DEEP=1, XTAL on, buck<br>enabled, BLE off, 8 kB TCM<br>retained                   | 1.9        | -   | 14.3                                 | 13.6                           | -   | μΑ         |
|                                             |                                        |                                                                                                                  | 3.3        | -   | 8.2                                  | 7.8                            | -   |            |
|                                             | Sleep Deep<br>Sleep mode 2<br>current  | WFI instruction with SLEEP-<br>DEEP=1, XTAL on, buck<br>enabled, BLE off, 384 kB TCM<br>retained                 | 1.9        | -   | 25.6                                 | 24.55                          | -   | μΑ         |
| I <sub>SDS2-384RET</sub> 1,3,4,5            |                                        |                                                                                                                  | 3.3        | -   | 14.7                                 | 14.1                           | -   |            |
| I <sub>SDS2-1900RET</sub> 1,3,4,5           | System Deep<br>Sleep mode 2<br>current | WFI instruction with SLEEP-<br>DEEP=1, XTAL on, buck<br>enabled, BLE off, 1.9 MB<br>SRAM retained                | 1.9        | -   | 61.75                                | 58.1                           | -   | μΑ         |
|                                             |                                        |                                                                                                                  | 3.3        | -   | 35.6                                 | 33.5                           | -   |            |
| 1.3.4.5                                     | Sleep Deep<br>Sleep mode 3<br>current  | WFI instruction with SLEEP-<br>DEEP=1, XTAL off, buck<br>enabled, BLE off, all SRAM off                          | 1.9        | -   | 13.4                                 | 13.4                           | -   | μA         |
| I <sub>SDS3</sub> <sup>1,3,+,3</sup>        |                                        |                                                                                                                  | 3.3        | -   | 7.72                                 | 7.72                           | -   |            |

#### Table 2-1: Current Consumption in Active and Sleep Modes

<sup>1</sup> Apollo Plus current consumption measurements are given with and without the optional software-enabled TEMPCO and VDDC\_LV power reduction optimization (PRO).

<sup>2</sup> Core clock (HCLK) is 96 MHz for each parameter unless otherwise noted.

<sup>3</sup> All values are meaures at 25°C.

<sup>4</sup> Current consumption is normalized to 3.3V and shown for comparison purposes. Efficiency of conversion not considered. Specification at their VDD voltages available upon request.

<sup>5</sup> All I/O power domains and peripherals powered off.

To ensure the Apollo4 Plus SoC and system achieve the lowest power consumption over temperature, the application software needs to periodically call this temperature-based voltage adjustment routine. The algorithm needs be run every ten seconds or sooner to ensure low power consumption. The system designer should determine the appropriate frequency to not negatively impact user power, while not impacting overall system performance.

# SECTION 3

# TEMPCO and VDDC\_LV PRO in the HAL

The Apollo4 Plus family HAL has been updated to include temperature compensation code in AmbiqSuite Release 4.3.0. The crypto section of the micro also uses these voltages. If you modify the VDDF and VDDF-LV voltages using the crypto boost code, you must rerun the TEMPCO algorithm immediately after to ensure proper voltage compensation.

The information below is an outline of how temperature compensation is performed in the TEMPCO example, in the power section of the SDK examples. Use **boards/apollo4p\_evb/ examples/power/tempco** as a reference. It is in the user's best interest to read the information and peruse the TEMPCO example to better understand the implementation. The following macro in **am\_hal\_pwrctrl.h** needs to be defined for this algorithm to take effect.

To implement TEMPCO, from a high-level, the application will:

- 1. Enable and initialize a timer with an appropriate TEMPCO period. Ambig recommends a period of 10 seconds or sooner.
- 2. Call the **am\_hal\_pwrctrl\_tempco\_init()** function.
- 3. On each timer interrupt:
  - a. Power up, enable, and initialize the ADC if not already.

```
am_hal_adc_power_control(g_ADCHandle, AM_HAL_SYSCTRL_WAKE, true);
am_hal_adc_enable(g_ADCHandle);
```

b. Obtain the required number of temperature samples from the ADC as defined by the macro **AM\_HAL\_TEMPCO\_NUMSAMPLES** in the example.

adc\_temperature\_samples\_get(AM\_HAL\_TEMPCO\_NUMSAMPLES, g\_sSamples);

c. Pass the samples to the TEMPCO handler, am\_hal\_pwrctrl\_tempco\_sample\_handler(). This function makes necessary updates to the device voltages based on the temperature samples.

am\_hal\_pwrctrl\_tempco\_sample\_handler(AM\_HAL\_TEMPCO\_NUMSAMPLES, g\_sSamples)

d. To conserve power between samples if the ADC is not running constantly, the user may power down the ADC to conserve additional power.

```
am_hal_adc_power_control(g_ADCHandle, AM_HAL_SYSCTRL_DEEPSLEEP, true);
```

- 4. Restart timer from Step 1 above.
- 5. Repeat Steps 3 through 4.

#### SECTION

# TEMPCO and VDDC\_LV PRO Algorithm

The **TEMPCO** and **VDDC\_LV PRO** Algorithm in the HAL consists of valid production trim data stored in the chip prior to shipping, an internal temperature relative to the time the algorithm is being run, and a lookup table provided by Ambiq.

The TEMPCO algorithm and initialization will perform the following sequence:

- 1. Check for valid trim data from production and proper number of samples.
- 2. Validate the temperature samples that were provided by the application.
- 3. If temperature samples are reliable:
  - a. Average the samples and convert to the units for the lookup tables.
  - b. Use lookup table to get trim settings with respect to temperature.
- 4. If the samples are not reliable, then for this cycle only, all voltage trims are reverted to factory settings to maintain the best system reliability.
- 5. Set the following trims per either #2 or #3.
  - VDDF active trim
  - VDDF LP trim
  - Mem LDO active trim
  - LDO LP trim



© 2022 Ambiq Micro, Inc. All rights reserved. 6500 River Place Boulevard, Building 7, Suite 200, Austin, TX 78730 www.ambiq.com sales@ambiq.com +1 (512) 879-2850

> A-SOCA4P-ANGA01EN v1.0 December 2022